首页 > 器件类别 > 半导体 > 其他集成电路(IC)

MPC852TCZT100A

microprocessors - mpu power quicc II hip6w

器件类别:半导体    其他集成电路(IC)   

厂商名称:FREESCALE (NXP)

下载文档
MPC852TCZT100A 在线购买

供应商:

器件:MPC852TCZT100A

价格:-

最低购买:-

库存:点击查看

点击购买

文档预览
Freescale Semiconductor
Technical Data
Document Number: MPC852TEC
Rev. 4, 09/2007
MPC852T PowerQUICC™
Hardware Specifications
This document contains detailed information for the
MPC852T power considerations, DC/AC electrical
characteristics, AC timing specifications, and pertinent
electrical and physical characteristics. For information about
functional characteristics of the processor, refer to the
MPC866 PowerQUICC™ Family Reference Manual
(MPC866UM). The MPC852T contains a PowerPC™
processor core built on Power Architecture™ technology.
To locate published errata or updates for this document, refer
to the MPC852T product summary page on our website
listed on the back cover of this document or, contact your
local Freescale sales office.
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
Contents
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Maximum Tolerated Ratings . . . . . . . . . . . . . . . . . . . 6
Thermal Characteristics . . . . . . . . . . . . . . . . . . . . . . . 7
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Thermal Calculation and Measurement . . . . . . . . . . . 9
References . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Power Supply and Power Sequencing . . . . . . . . . . . 12
Mandatory Reset Configurations . . . . . . . . . . . . . . . 12
Layout Practices . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Bus Signal Timing . . . . . . . . . . . . . . . . . . . . . . . . . . 14
IEEE 1149.1 Electrical Specifications . . . . . . . . . . . 42
CPM Electrical Characteristics . . . . . . . . . . . . . . . . . 44
FEC Electrical Characteristics . . . . . . . . . . . . . . . . . 57
Mechanical Data and Ordering Information . . . . . . . 60
Document Revision History . . . . . . . . . . . . . . . . . . . 76
© Freescale Semiconductor, Inc., 2004, 2007. All rights reserved.
Overview
1
Overview
The MPC852T is a 0.18-micron derivative of the MPC860 PowerQUICC™ family, and can operate up to
100 MHz on the MPC8xx core with a 66-MHz external bus. The MPC852T has a 1.8-V core and a 3.3-V
I/O operation with 5-V TTL compatibility. The MPC852T integrated communications controller is a
versatile one-chip integrated microprocessor and peripheral combination that can be used in a variety of
controller applications. It particularly excels in Ethernet control applications, including CPE equipment,
Ethernet routers and hubs, VoIP clients, and WiFi access points.
The MPC852T is a PowerPC architecture-based derivative of the MPC860 Quad Integrated
Communications Controller (PowerQUICC). The CPU on the MPC852T is a MPC8xx core, a 32-bit
microprocessor that implements the PowerPC architecture, incorporating memory management units
(MMUs) and instruction and data caches. The MPC852T is the subset of this family of devices.
2
Features
The MPC852T is comprised of three modules that each use a 32-bit internal bus: an MPC8xx core, system
integration unit (SIU), and communication processor module (CPM).
The following list summarizes the key MPC852T features:
• Embedded MPC8xx core up to 100 MHz
• Maximum frequency operation of the external bus is 66 MHz
— 50/66 MHz core frequencies support both 1:1 and 2:1 modes
— 80/100 MHz core frequencies support 2:1 mode only
• Single-issue, 32-bit core (compatible with the PowerPC architecture definition) with thirty-two
32-bit general-purpose registers (GPRs)
— The core performs branch prediction with conditional prefetch, without conditional execution.
— 4-Kbyte data cache and 4-Kbyte instruction cache
– 4-Kbyte instruction caches is two-way, set-associative with 128 sets
– 4-Kbyte data cachesis two-way, set-associative with 128 sets
– Cache coherency for both instruction and data caches is maintained on 128-bit (4-word)
cache blocks
– Caches are physically addressed, implement a least recently used (LRU) replacement
algorithm, and are lockable on a cache block basis
— MMUs with 32-entry TLB, fully associative instruction, and data TLBs
— MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address
spaces, and 16 protection groups
• Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
• 32 address lines
• Memory controller (eight banks)
— Contains complete dynamic RAM (DRAM) controller
— Each bank can be a chip select or RAS to support a DRAM bank
MPC852T PowerQUICC™ Hardware Specifications, Rev. 4
2
Freescale Semiconductor
Features
— Up to 30 wait states programmable per memory bank
— Glueless interface to DRAM, SIMMS, SRAM, EPROMs, Flash EPROMs, and other memory
devices
— DRAM controller-programmable to support most size and speed memory interfaces
— Four CAS lines, four WE lines, and one OE line
— Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
— Variable block sizes (32 Kbytes–256 Mbytes)
— Selectable write protection
— On-chip bus arbitration logic
Fast Ethernet controller (FEC)
General-purpose timers
— Two 16-bit timers or one 32-bit timer
— Gate mode can enable or disable counting
— Interrupt can be masked on reference match and event capture
System integration unit (SIU)
— Bus monitor
— Software watchdog
— Periodic interrupt timer (PIT)
— Low-power stop mode
— Clock synthesizer
— Decrementer and time base
— Reset controller
— IEEE 1149.1™ standard test access port (JTAG)
Interrupts
— Seven external interrupt request (IRQ) lines
— Seven port pins with interrupt capability
— Eighteen internal interrupt sources
— Programmable priority between SCCs
— Programmable highest-priority request
Communications processor module (CPM)
— RISC controller
— Communication-specific commands (for example,
GRACEFUL STOP TRANSMIT
,
ENTER HUNT
MODE
, and
RESTART TRANSMIT
)
— Supports continuous mode transmission and reception on all serial channels
— 8-Kbytes of dual-port RAM
— Eight serial DMA (SDMA) channels
— Three parallel I/O registers with open-drain capability
MPC852T PowerQUICC™ Hardware Specifications, Rev. 4
Freescale Semiconductor
3
Features
Two baud rate generators
— Independent (can be connected toany SCC3/4 or SMC1)
— Allows changes during operation
— Autobaud support option
Two SCCs (serial communication controllers)
— Ethernet/IEEE 802.3® standard optional on SCC3 and SCC4, supporting full 10-Mbps
operation
— HDLC/SDLC
— HDLC bus (implements an HDLC-based local area network (LAN))
— Universal asynchronous receiver transmitter (UART)
— Totally transparent (bit streams)
— Totally transparent (frame-based with optional cyclic redundancy check (CRC))
One SMC (serial management channel)
— UART
One SPI (serial peripheral interface)
— Supports master and slave modes
— Supports multimaster operation on the same bus
PCMCIA interface
— Master (socket) interface, release 2.1 compliant
— Supports one independent PCMCIA socket; 8-memory or I/O windows supported
Debug interface
— Eight comparators: four operate on instruction address, two operate on data address, and two
operate on data
— Supports conditions: =
< >
— Each watchpoint can generate a break point internally
Normal high and normal low power modes to conserve power
1.8 V core and 3.3-V I/O operation with 5-V TTL compatibility. Refer to
Table 5
for a listing of
the 5-V tolerant pins.
Figure 1
shows the MPC852T block diagram.
MPC852T PowerQUICC™ Hardware Specifications, Rev. 4
4
Freescale Semiconductor
Features
4-Kbyte
Instruction
Instruction Cache
Bus
System Interface Unit (SIU)
Unified
Bus
Memory Controller
External
Internal
Bus Interface Bus Interface
Unit
Unit
System Functions
PCMCIA-ATA Interface
Embedded
MPC8xx
Processor
Core
Instruction MMU
32-Entry ITLB
Load/Store
Bus
4-Kbyte
Data Cache
Data MMU
32-Entry DTLB
Fast Ethernet
Controller
DMAs
FIFOs
10/100
Base-T
Media Access
Control
Parallel I/O
2 Baud Rate
Generators
2
Interrupt
8-Kbyte
Timers
Controllers Dual-Port RAM
32-Bit RISC Controller
and Program
ROM
Timers
1 Virtual
IDMA
and
8 Serial
DMA
Channels
MII
SCC3
SCC4
SMC1
SPI
Serial Interface (NMSI)
Figure 1. MPC852T Block Diagram
MPC852T PowerQUICC™ Hardware Specifications, Rev. 4
Freescale Semiconductor
5
查看更多>
【不是广告】大家听说过天津三环电阻吗?
最近在参与F7的万用表活动,想找一些精密电阻,在淘宝上看到一个天津三环的电阻,感觉参数不错,不知道有...
littleshrimp 模拟电子
新手提问:如何在VC下将USB设备安全移除后再次枚举?
各位大虾,现在遇到了一个问题,如题所示,我现在需要在VC下面实现将已经安全移除的设备在不插拔USB线...
swimmcat 嵌入式系统
谁有H.324M的资料啊,100分求,在线等
谁有H.324M的资料啊,100分求,在线等 谁有H.324M的资料啊,100分求,在线等 没人有吗...
wanglinwwy 嵌入式系统
No source available for "0x4"
调试的时候出现了这个报错,请问有人遇到这个问题吗? No source available for...
crjmail 微控制器 MCU
MSP430精确延时_delay_cycles
IAR 软件430的编译器里面我们可以利用它内部的延时子程序来实现我们想要的高精度软件延时,方法如...
Jacktang 微控制器 MCU
在FPC上贴装SMD几种方案
根据贴装精度要求以及元件种类和数量的不同,目前常用的方案如下几种:方案1、多片贴装:多片FPC靠定位...
PCB设计
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消